



AP33771

### HIGH-PERFORMANCE USB PD SINK CONTROLLER

### **Description**

The AP33771 is a highly integrated USB Type-C® PD3.0/PPS sink controller. The device is targeted for DC power requests and control for Type-C connector-equipped devices (TCD). To leverage increasing popularity of standard Type-C PD3.0 power adaptors, the AP33771 negotiates with an existing PD3.0 adaptor to acquire the required power profile to supply the TCD.

Working its role as DC-power requests from USB PD sources, the AP33771 interprets power input requirements (voltage/current and maximum power) from the TCD, and then establishes a power link with an external USB PD3.0 adaptor to output a suitable DC power. The voltage requests are specified by three pins (VSEL2, VSEL1, VSEL0). Up to eight voltages can be selected, and both fixed PDO and PPS APDO in the PD source adapter are supported in the AP33771 search algorithm. Up to ten maximum power levels can also be selected through different resistance values of the resistor connected to the PSEL pin (refer to figure 1 and 2).

Rich power functions are embedded on the chip to reduce total BOM while maintaining maximum flexibility. A one-time-programmable (OTP) ROM is provided to store the PD/sink controller firmware.

### **Features**

- Compliant with USB PD Rev. 3.0 v1.2
- USB-IF certificated TID: 5000
- Supports up to eight voltage selections by pin setting
- Supports voltage selection with dynamic pin setting
- Supports power capability selection
- Supports flash FAULT LED indication for negotiation mismatch
- Supports OTP (One-Time-Programmable) for main firmware
- · Supports OVP with hard reset and auto restart
- Supports driver for N-MOS VBUS power switch
- Supports dead-battery mode
- Operating voltage range: 3.3V to 24V
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please <u>contact us</u> or your local Diodes representative. https://www.diodes.com/quality/product-definitions/

Pin Assignments



W-QFN4040-24 (Type A1)

### **Applications**

- USB Type-C connector-equipped battery-powered devices
- USB Type-C connector-equipped dc-power input devices
- USB PD3.0 PPS testers
- USB Type C-to-traditional barrel connector power adaptor cables

Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.



## **Typical Applications Circuit**

The AP33771 is a USB Type-C power delivery sink controller and that is used to request power from a standard USB PD source adapter, as shown in the figure below.



Figure 1. Typical Application structure of AP33771

The AP33771 can request power through the resistor setting. A typical setting of AP33771 to get a DC power is shown as below.



| voltage Selection |       |       |                |  |  |
|-------------------|-------|-------|----------------|--|--|
| VSEL2             | VSEL1 | VSEL0 | Target Voltage |  |  |
| 0                 | 0     | 0     | 5V             |  |  |
| 0                 | 0     | 1     | 9V             |  |  |
| 0                 | 1     | 0     | 15V            |  |  |
| 0                 | 1     | 1     | 20V            |  |  |
| 1                 | 0     | 0     | 4.3V           |  |  |
| 1                 | 0     | 1     | 8.6V           |  |  |
| 1                 | 1     | 0     | 12.9V          |  |  |
|                   |       |       |                |  |  |

Power Capacity Selection

Value of R1 Power Capacity

6.8K 12W

16K 15W

27K 18W

36K 20W

45.3K 27W

56K 36W

64.9K 45W

75K 60W

82K 90W

Figure 2. Typical Application Circuit of AP33771



## **Pin Descriptions**

| Pin No | Pin Name | Type* | Pin Function                                                                           |
|--------|----------|-------|----------------------------------------------------------------------------------------|
| 1      | ISENP    | AIO   | Current Sense Positive Node.                                                           |
| 2      | NC       | ı     | No Connection                                                                          |
| 3      | GND      | GND   | Ground                                                                                 |
| 4      | NC       | ı     | No Connection                                                                          |
| 5      | NC       | I     | No Connection                                                                          |
| 6      | GPIO4    | DIO   | General Purpose Input/Output pin, for LED usage.                                       |
| 7      | VSEL1    | DIO   | For Voltage Select Pin1                                                                |
| 8      | GPIO1    | DIO   | General Purpose Input / Output                                                         |
| 9      | VSEL0    | DIO   | For Voltage Select Pin0                                                                |
| 10     | NC       | ı     | No Connection                                                                          |
| 11     | VSEL2    | DIO   | For Voltage Select Pin2                                                                |
| 12     | V3VD     | DP    | 3.3V LDO Output.  Power for Digital circuit and Digital I/O pins, with 0.1µF to Ground |
| 13     | PSEL     | AIO   | For Power Capability Selection.                                                        |
| 14     | VFB      | Al    | For Voltage Measurement.                                                               |
| 15     | IFB      | Al    | For Current Measurement, with 100nF to Ground                                          |
| 16     | CC2      | AIO   | Type-C configuration channel 2                                                         |
| 17     | CC1      | AIO   | Type-C configuration channel 1                                                         |
| 18     | NC       | _     | No Connection                                                                          |
| 19     | NC       | I     | No Connection                                                                          |
| 20     | V5V      | АР    | 5V LDO output. Power for Analog circuit and Analog I/O pins, with 1μF to Ground        |
| 21     | NC       | ı     | No Connection                                                                          |
| 22     | VBUS     | AHV   | Terminal for Discharge Path.                                                           |
| 23     | PWR_EN   | AHV   | To control external NMOS switch ON (High) or OFF (Low).                                |
| 24     | vcc      | AHV   | The power supply of the IC, connected to a ceramic capacitor.                          |
| _      | EP       | GND   | Exposed pad is connected to Ground                                                     |

<sup>\*</sup>AHV– Analog High Voltage pin
\*AP – Power for Analog Circuit and Analog I/O pins, 5.0V operation
\*AI – Analog Input pin
\*DP – Power for Digital Circuit and I/O pins, 3.3V operation
\*AIO – Analog I/O pin.
\*DIO – Digital I/O pin.



## **Functional Block Diagram**





## **Absolute Maximum Ratings** (Note 4)

| Symbol                              | Parameter                                         | Rating      | Unit |
|-------------------------------------|---------------------------------------------------|-------------|------|
| Vcc                                 | Input Voltage at VCC Pin                          | -0.3 to 24  | V    |
| Vfb, Vifb, Vpsel                    | Input Voltage at VFB, IFB, PSEL Pins              | -0.3 to 7   | V    |
| VBUS, VPWR_EN, VISENP               | Input Voltage at VBUS, PWR_EN, ISENP Pins         | -0.3 to 24  | V    |
| _                                   | Voltage from PWR_EN to VCC Pin                    | -16 to 7    | V    |
| V <sub>V5V</sub>                    | Input Voltage at V5V Pin                          | -0.3 to 7   | V    |
| V <sub>V3VD</sub>                   | Input Voltage at V3VD Pin                         | -0.3 to 5   | V    |
| V <sub>CC1</sub> , V <sub>CC2</sub> | Input Voltage at CC1, CC2 Pins                    | -0.3 to 7   | ٧    |
| VGPIO1, VGPIO4, VVSEL0 – VVSEL2     | Input Voltage at GPIO1,GPIO4,VSEL0 – VSEL2 Pins   | -0.3 to 5   | V    |
| TJ                                  | Operating Junction Temperature                    | -40 to +150 | °C   |
| T <sub>STG</sub>                    | Storage Temperature                               | -65 to +150 | °C   |
| T <sub>LEAD</sub>                   | Lead Temperature (Soldering, 10s)                 | +300        | °C   |
| θ <sub>JA</sub>                     | Thermal Resistance (Junction to Ambient) (Note 5) | 28          | °C/W |
| θ <sub>JC</sub>                     | Thermal Resistance (Junction to Case) (Note 5)    | 16          | °C/W |
| ESD                                 | Human Body Model                                  | 2           | kV   |
| ESD                                 | Charged Device Model                              | 750         | V    |

Notes:

# **Recommended Operating Conditions**

| Symbol            | Parameter                           | Min | Max | Unit |
|-------------------|-------------------------------------|-----|-----|------|
| V <sub>CC</sub>   | Power Supply Voltage                | 3.3 | 24  | V    |
| V <sub>PSEL</sub> | Input Voltage at PSEL Pin           | 0   | 3.7 | V    |
| VVSEL0 ~ VVSEL2   | Input Voltage at VSEL0 ~ VSEL2 Pins | 0   | 3.7 | V    |
| VGPIO1, VGPIO4    | Input Voltage at GPIO1, GPIO4 Pins  | 0   | 3.7 | V    |
| T <sub>OP</sub>   | Operating Temperature Range         | -40 | +85 | °C   |

Stresses greater than those listed under "Absolute Maximum Ratings" can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to "Absolute Maximum Ratings" for extended periods can affect device reliability.
 Test condition: Device mounted on FR-4 substrate PC board, 2oz copper, with the minimum footprint.



## Electrical Characteristics (@ T<sub>A</sub> = +25°C, unless otherwise specified.)

| Symbol                      | Parameter                                                                                        | Condition                                     | Min  | Тур  | Max | Unit |
|-----------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------|------|------|-----|------|
| VCC SECTION                 | VCC SECTION                                                                                      |                                               |      |      |     |      |
| V <sub>ST</sub>             | Startup Voltage                                                                                  | _                                             | 2.5  | 2.8  | 3.2 | V    |
| V <sub>UVLO</sub>           | Minimum Operating Voltage                                                                        | _                                             | 2.4  | 2.7  | 3   | V    |
| V <sub>CC_HYS</sub>         | V <sub>CC</sub> Hysteresis (V <sub>ST</sub> -V <sub>UVLO</sub> )                                 | _                                             | 0.05 | _    | _   | V    |
| ICC_DEEP SLEEP              | V <sub>IN</sub> Current in Deep Sleep Mode                                                       | CC1/2 Detach after 3s<br>V <sub>CC</sub> = 5V | _    | 550  | 900 | μΑ   |
| ICC_OPR                     | Operating Supply Current                                                                         | V <sub>CC</sub> = 5V                          | _    | 3.3  | 6   | mA   |
| CC1/CC2 SECTION             |                                                                                                  |                                               |      |      |     |      |
| V <sub>L_RD3A</sub>         | Low Voltage Threshold Used to Distinguish R <sub>D</sub><br>Attached or Detached for 3A Delivery | _                                             | _    | 1.35 | _   | V    |
| V <sub>H_RD3A</sub>         | High Voltage Threshold Used to Distinguish R <sub>D</sub> Attached or Detached for 3A Delivery   | _                                             | _    | 2.0  | _   | ٧    |
| VOLTAGE SELECTION           | ON AND POWER SELECTION                                                                           |                                               |      |      |     |      |
| Vvsel_hi                    | VSEL0 ~ VSEL2 High Voltage (Note 7)                                                              | V <sub>CC</sub> = 5V                          | 1.4  | _    | _   | V    |
| Vvsel_lo                    | VSEL0 ~ VSEL2 Low Voltage (Note 7)                                                               | V <sub>CC</sub> = 5V                          | _    | _    | 0.4 | V    |
| TVSEL_S                     | VSEL0 ~ VSEL2 Scan Interval                                                                      | _                                             | _    | 250  | _   | ms   |
| TVSEL_TD                    | VSEL0 ~ VSEL2 Trap Debounce                                                                      | _                                             | _    | 70   | _   | μs   |
| I <sub>PSEL</sub>           | PSEL Current Source (Note 7)                                                                     | _                                             | _    | 20   | _   | μΑ   |
| I <sub>PSEL_Range</sub>     | PSEL Current Source Range (Note 7)                                                               | _                                             | -3   | _    | +3  | %    |
| GPIO SECTION                |                                                                                                  |                                               |      |      |     |      |
| VGPIO_HI                    | GPIO1, GPIO4 High Voltage (Note 7)                                                               | V <sub>CC</sub> = 5V                          | 1.4  | _    | _   | V    |
| VGPIO_LO                    | GPIO1, GPIO4 Low Voltage (Note 7)                                                                | V <sub>CC</sub> = 5V                          | _    | _    | 0.4 | V    |
| Igpio                       | GPIO1, GPIO4 Sink/Source Capability (Note 7)                                                     | _                                             | 2    | _    | _   | mA   |
| PROTECTION FUNCTION SECTION |                                                                                                  |                                               |      |      |     |      |
| V <sub>OVP5V</sub>          | OVP_5V Enable Voltage (Note 6, 7)                                                                | _                                             | _    | 7    | _   | V    |
| V <sub>OVP20V</sub>         | OVP_20V Enable Voltage (Note 6, 7)                                                               | _                                             | _    | 22   | _   | V    |
| tDEBOUNCE_OVP               | OVP Debounce Time (Note 8)                                                                       | _                                             | _    | 90   | _   | ms   |
| lovd                        | Overvoltage Discharge Current                                                                    | V <sub>CC</sub> = 5V                          | 150  | 200  | 250 | mA   |
| t <sub>OV_DELAY</sub>       | Delay from OVP Threshold Trip to NMOS Gate Turn-Off (Note 7)                                     |                                               | _    | _    | 50  | ms   |

Notes:

<sup>6. 110%</sup> OVP setting @PDO>18V. PDO+2V OVP setting @PDO≤18V.
7. Guaranteed by design.
8. OVP blanking time during V<sub>O</sub> transition from high output voltage to low output voltage, such as 9V to 5V, or 12V to 5V.



### **Performance Characteristics**

#### **Function Description**

The AP33771 meets USB Power Delivery specification Rev. 3.0 v1.2 (USB-IF certificated TID: 5000). The device provides a cost-effective solution without the need for external, discrete, high-voltage components like LDOs. During the protocol handshake process, packets are transmitted and received through the embedded BMC (Biphase Mark Coding) transceiver with good eye diagram and high noise immunity. The OTP ROM is also used to store main protocol, application firmware, and system configuration parameters. The desired PDO for the AP33771-embedded TCD can be specified through a resistor setting scheme.

#### **CC Interface and BMC Transceiver**

For inter-operability consideration, CC interface detection and the CC's BMC transceiver are optimally designed to maintain operating voltage tolerance and noise immunity.

#### **USB Power Delivery Controller**

To be in full compliance with critical USB Power Delivery specification Rev. 3.0 v1.2, the AP33771 is implemented through a combination of hardware and OTP firmware to leverage quick response time in hardware and flexibility in software.

#### Sink Voltage Selection

The AP33771 provides a search algorithm for voltage request through high/low voltage settings at the VSEL0, VSEL1, and VSEL2 pins. While the AP33771 latches the pin setting at power-on, the device auto-scans and periodically latches the pin setting. Both fixed PDO and PPS APDO in the PD source adapter are supported in the AP33771 voltage search algorithm. With the three-resistor-setting combination, the design may use the AP33771 to specify up to eight voltage levels to fit the needs of a specific TCD.

#### **Power Capability Selection**

With a small constant current source output from the PSEL pin, the AP33771 measures voltage level at the PSEL pin with the attached resistor through internal ADC. Up to ten power selections are supported. TCD designers are recommended to use the resistor within ±1% accuracy to connect to the PSEL pin, ensuring the request power selection.

#### **NMOS VBUS Switch Control**

Once the PDO negotiations are successful in both voltage selection and power selection, PWR\_EN will enable NMOS VBUS switch. If any mismatch in voltage selection or power selection is found, the NMOS VBUS switch will not turn on.

#### **LED Indication**

GPIO4 is used to control LED flickering. The user is notified of the system status from the LED flashing pattern, defined in Table 1. Any non-PD power source is not supported in the AP33771, and the LED will show the mismatch accordingly.

| Condition     | LED Pattern                  | Description                                                   |
|---------------|------------------------------|---------------------------------------------------------------|
| Charging      | Breathing light (2s dimming) | 1 cycle is 4s                                                 |
| Fully charged | Continuously lit             | Charging current < 500mA                                      |
| Mismatch      | 1s flicker                   | Voltage or power mismatch. Non-PD power source. 1 cycle is 2s |
| Fault         | 300ms flicker                | OVP.<br>1 cycle is 600ms                                      |

Table 1 - LED Indication Table

#### **OVP Protection**

The AP33771 provides an overvoltage protection (OVP) feature by sending a hard reset to the PD source when VBUS is higher than OVP threshold voltage. As soon as overvoltage conditions occur, the device provides an internal discharge path to reduce the overvoltage duration.



## **Ordering Information**



| Orderable           |                        |          | Packing |                       |     |
|---------------------|------------------------|----------|---------|-----------------------|-----|
| Part Number Package | Identification Code    | Quantity | Carrier | Part Number<br>Suffix |     |
| AP33771DKZ-13-FXX   | W-QFN4040-24 (Type A1) | 6C       | 3,000   | 13" Tape & Reel       | -13 |

## **Marking Information**

W-QFN4040-24

(Top View)

<u>XX</u>  XX: Identification Code

<u>Y</u> : Year : 0~9

 $\underline{\underline{W}}$ : Week: A~Z: 1~26 week; a~z: 27~52 week; z represents

52 and 53 week X: Internal Code



## **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### W-QFN4040-24 (Type A1)



| W-QFN4040-24         |          |        |               |
|----------------------|----------|--------|---------------|
|                      | (Тур     | e A1)  |               |
| Dim                  | Min      | Max    | Тур           |
| Α                    | 0.70     | 0.80   | 0.75          |
| A1                   | 0.00     | 0.05   | 0.02          |
| А3                   | 0.2      | 203 RE | F             |
| b                    | 0.18     | 0.30   | 0.25          |
| D                    | 4.00 BSC |        |               |
| D2                   | 2.65     | 2.75   | 2.70          |
| Е                    | 4.       | 00 BS  | $\mathcal{C}$ |
| E2                   | 2.65     | 2.75   | 2.70          |
| е                    | 0.50 BSC |        |               |
| k                    | 0.20     |        |               |
| L                    | 0.35     | 0.45   | 0.40          |
| All Dimensions in mm |          |        |               |

## **Suggested Pad Layout**

Please see http://www.diodes.com/package-outlines.html for the latest version.

### W-QFN4040-24 (Type A1)



|            | Value   |  |
|------------|---------|--|
| Dimensions | (in mm) |  |
| С          | 0.500   |  |
| Х          | 0.300   |  |
| X1         | 0.750   |  |
| X2         | 2.700   |  |
| Х3         | 3.850   |  |
| Υ          | 0.750   |  |
| Y1         | 0.300   |  |
| Y2         | 2.700   |  |
| Y3         | 3.850   |  |

### **Mechanical Data**

- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals: Finish—Matte Tin Plated Leads, Solderable per J-STD-202 @3
- Weight: 0.041 grams (Approximate)



#### **IMPORTANT NOTICE**

- DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their
- Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and
- Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- provided Diodes' products subject to Diodes' Standard Terms (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-andconditions/important-notice

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2023 Diodes Incorporated. All Rights Reserved.

www.diodes.com

10 of 10 April 2023 © 2023 Copyright Diodes Incorporated. All Rights Reserved. www.diodes.com